《Development of Single-Transistor-Control LDO Based on Flipped Voltage Follower for SoC》.pdf
- 1、本文档共10页,可阅读全部内容。
- 2、有哪些信誉好的足球投注网站(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
- 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
《Development of Single-Transistor-Control LDO Based on Flipped Voltage Follower for SoC》.pdf
1392 IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—I: REGULAR PAPERS, VOL. 55, NO. 5, JUNE 2008
Development of Single-Transistor-Control LDO
Based on Flipped Voltage Follower for SoC
Tsz Yin Man, Student Member, IEEE, Ka Nang Leung, Senior Member, IEEE, Chi Yat Leung,
Philip K. T. Mok, Senior Member, IEEE, and Mansun Chan, Senior Member, IEEE
Abstract— The design issues of a single-transistor-control (STC) cellation scheme in [5], a load-dependent reference voltage
low-drop-out (LDO) based on flipped voltage follower is discussed concept in [6], pole-splitting schemes in [7]–[10], were pro-
in this paper, in particular the feedback stability at different condi- posed. Recently, a super source follower [11], in form of FVF
tions of output capacitors, equivalent series resistances (ESRs) and
load current. Based on the analysis, an STC LDO was implemented [1]–[3], has been applied to the designs of a buffer [12] and a
in a standard 0.35- m CMOS technology. It is proven experimen- power stage [13] in LDO. The main advantage of the FVF is
tally that the LDO provides stable voltage regulation at a variety the reduced output impedance due to shunt feedback connec-
of output-capacitor/ESR conditions and is also stable in no output tion [11], which is the key for obtaining good regulation and
capacitor condition. The preset output voltage, minimum unregu- achieving frequency compensation. However, there are, in fact,
lated input voltage, maximum output current at a dropout voltage
of 200 mV, ground current and active chip area are 1 V, 1.2 V, 50 many design issues have to be studied when using the FVF
mA, 95 A, and m m, respectively. The full-load
您可能关注的文档
- 《Comparative Advantage》.pdf
- 《Comparison of voice activity__ detection algorithms for VoIP》.pdf
- 《Composite Tube Trailer》.pdf
- 《Concept and Time in Hegel》.pdf
- 《Conceptual challenges in the translation of research》.pdf
- 《Connectedness​ of a Class ofPlanar Self-Affine Tiles》.pdf
- 《Consensus for High-Order Time-Delayed Swarm Systems 》.pdf
- 《Constructing Shou-nyus identity and desire The politicsof translation in》.pdf
- 《Container Terminal Operational Guidelines》.pdf
- 《Contemptory+Translation+Theory_》.doc
- 九年级上册专项训练 语文积累综合训练( 一 ) - 中学语文试卷测试题644.pdf
- 马达规格书_原创文档.pdf
- 高中满分写人作文800字5篇.pdf
- 高速公路路面工程监理重难点分析及解决办法_secret.pdf
- 食品药品举报奖励制度.pdf
- 飞机构造题库飞机构造基础习题与答案.pdf
- 新能源公司生产工程外委管理办法.pdf
- 2023-2024学年全国高中高考专题语文人教版月考试卷(含解析).pdf
- 2023-2024学年初中政治部编版七年级下第一单元 青春时光单元测试(含答 完整版72373587.pdf
- 2023-2024学年高中历史岳麓版必修3第六单元 现代世界的科技与文化单元测.pdf
文档评论(0)