CH2_INTRODUCTIONCH2_INTRODUCTION.docVIP

  1. 1、本文档共11页,可阅读全部内容。
  2. 2、有哪些信誉好的足球投注网站(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  5. 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  6. 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  7. 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  8. 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
Part one GENERAL INTRODUCTION The 8051 is the original member of the MCS-51 family, and is the core for all MCS-51 devices. The features of the 8051 core are:l 8-bit CPU optimized for control applications Extensive Boolean processing (Single-bit logic) capabilities 64K Program Memory address space 64K Data Memory address space 4K bytes of on-chip Program Memory 128 bytes of on-chip Data RAM 32 bidirectional and individually addressable I/O lines Two 16-bit timer/counters Full duplex UART(Universal Asynchronous Receiver Transmitter) 6-source/5-vector interrupt structure with two priority levels On-chip clock oscillator Part two BASIC ARCHITECTURAL STRUCTURE The basic architectural structure of this 8051 core is shown in Figure 1: Part Three HARDWARE DESCRIPTION 8051, 8052 AND 80C51 HARDWARE DESCRIPTION INTRODUCTION Part Four Special Function Registers A map of the on-chip memory area called SFR (Special Function Register)space is shown in Figure2. SFRS marked by parentheses are resident in the 8052s but not in the 8051s. Note that not all of the addresses are occupied. Unoccupied address areas are not implemented on the chip. Read access to these addresses will in general return random data and write accesses will have no effect. User software should not write 1s to these unimplemented locations, since they may be used in future MCS-51 products to invoke new features. In that case the reset or inactive values of the new bits will always be 0, and their active values will be 1. The functions of the SFRS are outlined below. ACCUMULATOR ACC is the Accumulator register. The mnemonics for Accumulator-Specific instructions, however, refer to the Accumulator simply as A. B REGISTER The B register is used during multiply and divide operations. For other instructions it can be treated as another scratch pad register. PROGRAM STATUS WORD The PSW register contains program status information. STACK POINTER The Stack Pointer Register

您可能关注的文档

文档评论(0)

ptaosqi + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档