- 1、本文档共12页,可阅读全部内容。
- 2、有哪些信誉好的足球投注网站(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
- 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
Clock Skew
/users/kia/Courses/EE5324
VLSI Design II – ? Kia Bazargan
Spring 2006 EE 5324 - VLSI Design II - ? Kia Bazargan 332
EE 5324 – VLSI Design II
Kia Bazargan
University of Minnesota
Part VIII: Timing Issues
Spring 2006 EE 5324 - VLSI Design II - ? Kia Bazargan 333
References and Copyright
? Textbooks referenced
[Rab96] J. M. Rabaey
“Digital Integrated Circuits: A Design Perspective”
Prentice Hall, 1996.
? Slides used(Modified by Kia when necessary)
[?Prentice Hall] ? Prentice Hall 1995, ? UCB 1996
Slides for [Rab96]
/Classes/IcBook/instructors.html
Spring 2006 EE 5324 - VLSI Design II - ? Kia Bazargan 334
Why Deal With Timing?
? Clock
Makes sure signals are settled before being written
Controls the order of operations
? Problem?
Physical implementation of the circuit ≠ what we
planned
Why?
o Wires incur delay on signals
o Clock edge might arrive too early or too late
? Challenges
Clock routing
Synchronization protocols
/users/kia/Courses/EE5324
VLSI Design II – ? Kia Bazargan
Spring 2006 EE 5324 - VLSI Design II - ? Kia Bazargan 335
Clock Skew
? Clock signal
Connects to all registers/flip-flops
Connects to all pre-charge/evaluate of dynamic logic
Huge fanout large capacitive load
Routed to all parts of the chip
Huge capacitance of the clock net itself
Example: Alpha μprocessor: 3.24 nF (40% chip C)
? Clock skew
Clock net has huge RC
Signal arrival time depends on the length of the dest
from source
Not the “same” clock signal for different destinations
? Why important?
Timing violated
Larger chips even worse
Spring 2006 EE 5324 - VLSI Design II - ? Kia Bazargan 336
Clock Wire Delay
CL
r
c
Rs
r = 0.07 Ω/l
c=0.04 fF/μm2
(Tungsten wire)
[?Prentice Hall]
Spring 2006 EE 5324 - VLSI Design II - ? Kia Bazargan 337
Reference Circuit: Pipelined Datapath
? We use this circuit to analyze the problem
CL1 R1 CL2 R2 CL3 R3
tφ’ tφ’’ tφ’’’
φ
In Outti
tl,min
tl,max
tr,min
tr,max
Skew: δ = tφ’’ – tφ’
/users/kia/Courses/EE5324
VLSI Design II – ? Kia Bazargan
Spring 2006 EE 5324 - VLSI
您可能关注的文档
- characteristics of stemflow for tall stewartia growing on a hillslope.pdf
- Characteristics and sources of chromophoric dissolved organic matter in lakes of the Yungui Plateau.pdf
- Characterization of Electrochemically Grown Crystalline CuInSe2 Thin Films.pdf
- Characterization of PM2.5 in the ambientair of Shanghaicity by analyzingindividualparticles.pdf
- Characterizations of essential ideals as operator modules over C-algebras.pdf
- Characterizing packet audio streams from internet multimedia applications.pdf
- Charge amplification concepts for direction-sensitive dark matter detectors.pdf
- Charge carriers of different origin in cuprates as revealed by experiment.pdf
- Charge collective modes in an incommensurately modulated cuprate.pdf
- Charge exchange for medium energy He and Ne ions in a large-angle collision at solid surfaces.pdf
文档评论(0)