网站大量收购闲置独家精品文档,联系QQ:2885784924

面向视频处理的可重构计算系统结构设计.pdfVIP

面向视频处理的可重构计算系统结构设计.pdf

  1. 1、本文档共67页,可阅读全部内容。
  2. 2、有哪些信誉好的足球投注网站(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  5. 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  6. 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  7. 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  8. 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
面向视频处理的可重构计算系统结构设计论文

ABSTRACT Reconfigurable computing can achive high performance as hardware, while maintaining flexibility as software, so it has a broad application prospect in the video processing area. It has been the hotspot of research and also facing many problems. One is absence of methodology guide when doing the system design. Another is lacking the support of real application performance evaluation.This thesis designs an architecture of reconfigurable computing system for video processing area and describes the design flow, implementation and the verification method in detail. This paper proposes the design flow first. The flow includes the division and extraction of algorithms, software-hardware partition of target application, analysis and information extraction of algorithms and the design of system. According to the flow, the system design is accomplished with H.264 decoder as the target application. This paper elaborates the design process, the system structure model, memory, interconnection, PE components, controller and so on. The algorithms of H.264 decoder are mapped into the specified system. The mapping performance of each algorithm is obtained. The whole system is then modeled on the platform of SoC Designer. With the help of the model, I-ICT of a 16× 16 image is accomplished within 390 cycles. In order to get the real performance, the array is implemented in RTL level and synthesized. The front-end synthesis of array using SMIC 180nm process shows that the frequency can achive as high as 300MHz. Taking mapping result, simulation of the whole system and the synthesis performance of the array part into consideration,

文档评论(0)

qianqiana + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

版权声明书
用户编号:5132241303000003

1亿VIP精品文档

相关文档