全包覆式电晶体之最佳化设计-国家奈米元件实验室.PDF

全包覆式电晶体之最佳化设计-国家奈米元件实验室.PDF

  1. 1、本文档共5页,可阅读全部内容。
  2. 2、有哪些信誉好的足球投注网站(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
全包覆式电晶体之最佳化设计-国家奈米元件实验室

NANO COMMUNICATION 21 No. 1 9 Optimal Design of Gate-All-Around SOI MOSFETs 1 1 2 1 2 22 Bulk Abstract A comprehensive yet simple design methodology of si licon nanowire MOSFETs is presented. An analytical gate capacitance model for sub-22 nm gate length is also proposed to gain insight into design optimization with quantum connement included. In contrast to conventional bulk device design, this work shows that the wire diameter does not necessarily follow the common stringent scaling rule. An optimal device design window does exist while a moderate wire diameter dimension is suggested without the need of extremely scaled dimension. The nanowire diameter designed at two thirds of gate length minus three times gate oxide thickness is shown to achieve good control of short-channel eects for silicon nanowire MOSFETs. Keywords Design Window Subthreshold Swing Intrinsic Delay Gate Capacitance nanowire 10 (MOSFET) (Integrated Circuit, IC) (Scaling) (Channel Length) 1

文档评论(0)

youbika + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档