网站大量收购闲置独家精品文档,联系QQ:2885784924

差分接口电平标准,设计硬件系统必备资料.pdf

差分接口电平标准,设计硬件系统必备资料.pdf

  1. 1、本文档共9页,可阅读全部内容。
  2. 2、有哪些信誉好的足球投注网站(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
差分接口电平标准,设计硬件系统必备资料

AN1318 APPLICATION NOTE INTERFACING BETWEEN LVDS AND HIGH SPEED DIFFERENTIAL LOGIC FAMILIES G. Noviello 1. ABSTRACT This application note provides interfacing solutions between some of the popular standard differential logic families and LVDS technology. 2. INTRODUCTION. LVDS signals are differential signal technologies with a swing of 250 to 400mV and a DC offset of 1.2V. They are used today to interface between CMOS and BICMOS ASICs supplied with 3.3V or cell. LVDS, LVPECL, PECL and ECL are all differential technologies but with different swings and offsets (see figure 1). Figure 1: Voltage Levels PECL LVPECL LVDS ECL This application note will show the possible interface between the LVDS device and the other differential signal levels listed above. It will also give suggestions on how to interface supplied positive and negative devices. Due to its speed capability, the application board requires a proper technical high speed layout, otherwise the system performance will be reduced. As a general guideline to get better performance from the PCB, the transmission striplines should be adapted as specified: - The input line must be routed away from the output lines or separated from the larger swings; - the lines must be as short as possible; - the termination line resistors must be the nearest to the receiver; - the use of surface mount components are recommended. February 2001

文档评论(0)

xcs88858 + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

版权声明书
用户编号:8130065136000003

1亿VIP精品文档

相关文档